## Hardware Accelerated SDR Platform for Adaptive Air Interfaces Tarik Kazaz, Christophe Van Praet, Merima Kulin, Pieter Willemen, Ingrid Moerman #### **Overview** - Introduction - Common SDR approach - Propposed approach - The future of computing - Hardware accelerated SDR - Example Use case #### Introduction - Intensive signal processing is done in host PC - Real time processing is hard to achieve - Significant power and space consumption (*no portability*) FPGA is seriously underutilized! # Common SDR approach Transmitter **IFFT** P/S & add CP Pulse shaping DAC & RF Pilot Insertion & S/P Coding & Interleaving QAM mapping #### Proposed approach – Tx side #### Proposed approach – Rx side #### **Current Pure Software Computing approach** #### **Energy Efficiency Processing Trends** #### Future computing - Hybrid Software & Hardware approach **O**LIALCOMM. News ∨ / Press Releases ` **Press Release** Qualcomm and Xilinx Collaborate to Deliver Industry-Leading Heterogeneous Computing Solutions for Data Centers with New Levels of Efficiency and Performance Companies are poised to address evolving technology needs of next-generation cloud computing infrastructure OCT 8, 2015 | SAN DIEGO from card level to highly-integrated solutions. Target applications include compute acceleration, big data analytics, machine learning, storage and CloudRAN. #### Future computing - Hybrid Software & Hardware approach (1) #### Welcome Intel and Altera announced on June 1, 2015 that they entered into a definitive agreement under which Intel would acquire Altera for \$54 per share in an all-cash transaction valued at approximately \$16.7 billion. The transaction closed on December 28, 2015. The acquisition will couple Intel's leading-edge products and manufacturing process with Altera's leading field-programmable gate array (FPGA) technology. The combination is expected to enable new classes of products that meet customer needs in the data center and Internet of Things (IoT) market Source: Intel website (01.17.2015) #### Hardware accelerated SDR platform on top of Hybrid FPGA #### Hardware accelerated SDR platform on top of Hybrid FPGA (1) #### Hardware accelerated SDR platform on top of Hybrid FPGA (2) - SW components - GnuRadio with HW acceleration capabilities RFNoC - ReconfigurationCapabilities - SW HW interface - shared memory - separate control and data plane interfaces #### Hardware accelerated SDR platform on top of Hybrid FPGA (3) - Real time re-configurability - Partial reconfiguration via PCAP #### Hardware accelerated SDR platform on top of Hybrid FPGA (4) #### Hardware accelerated SDR platform on top of Hybrid FPGA (5) - This concept enables - Offload of SW Radio blocks to FPGA - Frees up processor to perform other tasks #### Hardware accelerated SDR platform on top of Hybrid FPGA (6) - This concept enables - Offload of SW Radio blocks to FPGA - Frees processor to perform other tasks Whole SDR system should fit on one board #### **Example Scenario** - Different applications – different wireless standards - Our platform should support various *existing* and *future* emerging wireless technologies at same time - → IoT HUB - Download SDR packages from cloud → Air Interface as a Service ### Questions?